Đăng nhập
 
Tìm kiếm nâng cao
 
Tên bài báo
Tác giả
Năm xuất bản
Tóm tắt
Lĩnh vực
Phân loại
Số tạp chí
 

Bản tin định kỳ
Báo cáo thường niên
Tạp chí khoa học ĐHCT
Tạp chí tiếng anh ĐHCT
Tạp chí trong nước
Tạp chí quốc tế
Kỷ yếu HN trong nước
Kỷ yếu HN quốc tế
Book chapter
Bài báo - Tạp chí
(2019) Trang: 54-57
Tạp chí: The 2019 2nd International Conference on Electronics, Communications and Control Engineering Phuket, Thailand — April 13 - 16, 2019

Conventionally, to investigate the aging effects in analog-circuit-design phase, it requires to simulate, modify and verify iteratively on a number of circuit samples. In this work, we propose a fast aging simulation scheme for analog circuit modification and verification process based on the delta model in which the delta circuits are made from the delta devices built with the aging effect models by Verilog-A. During simulation, the aging device parameters are also updated continuously to attain the same accuracy with works in the literature; however, we only simulate the signal-difference between two similar circuits by re-using the previous simulation results to accelerate the aging simulation process. The experiment results show that, in the scenario of channel hot carrier effect on an analog amplifier circuit, the aging simulation process of the proposed scheme can be sped-up 10 times compared to that of conventional scheme with almost the same accuracy.

Các bài báo khác
Số 25 (2013) Trang: 1-7
Tác giả: Nguyễn Cao Quí
Tải về
(2020) Trang: 54–57
Tạp chí: The 3nd International Conference on Electronics, Communications and Control Engineering,Bali, Indonesia, April 8-10, 2020
11 (2017) Trang: 2370-2378
Tạp chí: IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
58 (2017) Trang: 64-73
Tạp chí: Integration, the VLSI Journal, Elsevier
 


Vietnamese | English






 
 
Vui lòng chờ...